You signed in with another tab or window. Reload to refresh your session.You signed out in another tab or window. Reload to refresh your session.You switched accounts on another tab or window. Reload to refresh your session.Dismiss alert
reacted with thumbs up emoji reacted with thumbs down emoji reacted with laugh emoji reacted with hooray emoji reacted with confused emoji reacted with heart emoji reacted with rocket emoji reacted with eyes emoji
Uh oh!
There was an error while loading. Please reload this page.
-
[UI]
Disabled
toUndefined
channelsN/A
when Intel processor is not HDC capable[Code Review]
[Doc]
[Build]
hrtimer_setup()
of_root
defined since Kernel3.19
node_to_amd_nb()
workaroundCONFIG_ACPI_CPPC_LIB
to conditionally build EPPinline
function prototypes[AMD]
[Zen]
CONFIG_AMD_NB
build mode2 + 1 = 3
[Genoa]
BIT_IO_RETRIES_COUNT
to parallelizeHSMP_RD_DIMM_PWR
calls[Hawk Point]
AddrCfg
&DimmCfg
addresses for Phoenix UMC[Family 1Ah]
[Intel]
[MTL][ARL]
L1_NPP_Prefetch
fromMSR_MISC_FEATURE_CONTROL
ODCM
andPWR MGMT
accesses to MTL, ARL, Lunar LakeCore Ultra 7 265K
[x86_64]
[AArch64] [RISC-V] [PowerPC]
marchid
CSSELR
andCCSIDR
registers in ARMv9ppc64le
architecturemvendorid
&marchid
based architecture qualificationSSTATUS
andSCOUNTEREN
registersrdcycle
rdinstret
rdtime
instructionCoreFreq ISO
SHA1 of the attached image
2d06766b6aea94e7b7a9fff4415e351d6dca9657
This discussion was created from the release v2.0.3.
Beta Was this translation helpful? Give feedback.
All reactions